Word (computer architecture)

The name of the pictureThe name of the pictureThe name of the pictureClash Royale CLAN TAG#URR8PPP




Base memory unit handled by a computer





In computing, a word is the natural unit of data used by a particular processor design. A word is a fixed-sized piece of data handled as a unit by the instruction set or the hardware of the processor. The number of bits in a word (the word size, word width, or word length) is an important characteristic of any specific processor design or computer architecture.


The size of a word is reflected in many aspects of a computer's structure and operation; the majority of the registers in a processor are usually word sized and the largest piece of data that can be transferred to and from the working memory in a single operation is a word in many (not all) architectures. The largest possible address size, used to designate a location in memory, is typically a hardware word (here, "hardware word" means the full-sized natural word of the processor, as opposed to any other definition used).


Modern processors, including those in embedded systems, usually have a word size of 8, 16, 24, 32, or 64 bits; those in modern general-purpose computers in particular usually use 32 or 64 bits. Special-purpose digital processors, such as DSPs for instance, may use other sizes, and many other sizes have been used historically, including 9, 12,[1] 18, 24, 26, 36, 39, 40, 48, and 60 bits. Several of the earliest computers (and a few modern as well) used binary-coded decimal rather than plain binary, typically having a word size of 10 or 12 decimal digits, and some early decimal computers had no fixed word length at all.


The size of a word can sometimes differ from the expected due to backward compatibility with earlier computers. If multiple compatible variations or a family of processors share a common architecture and instruction set but differ in their word sizes, their documentation and software may become notationally complex to accommodate the difference (see Size families below).




Contents





  • 1 Uses of words


  • 2 Word size choice

    • 2.1 Variable word architectures


    • 2.2 Word and byte addressing


    • 2.3 Powers of two



  • 3 Size families


  • 4 Table of word sizes


  • 5 See also


  • 6 References




Uses of words


Depending on how a computer is organized, word-size units may be used for:


Fixed point numbers

Holders for fixed point, usually integer, numerical values may be available in one or in several different sizes, but one of the sizes available will almost always be the word. The other sizes, if any, are likely to be multiples or fractions of the word size. The smaller sizes are normally used only for efficient use of memory; when loaded into the processor, their values usually go into a larger, word sized holder.

Floating point numbers

Holders for floating point numerical values are typically either a word or a multiple of a word.

Addresses

Holders for memory addresses must be of a size capable of expressing the needed range of values but not be excessively large, so often the size used is the word though it can also be a multiple or fraction of the word size.

Registers


Processor registers are designed with a size appropriate for the type of data they hold, e.g. integers, floating point numbers or addresses. Many computer architectures use "general purpose registers" that can hold any of several types of data, these registers must be sized to hold the largest of the types, historically this is the word size of the architecture though increasingly special purpose, larger, registers have been added to deal with newer types.


Memory–processor transfer

When the processor reads from the memory subsystem into a register or writes a register's value to memory, the amount of data transferred is often a word. Historically, this amount of bits which could be transferred in one cycle was also called a catena in some environments (such as the Bull GAMMA 60 [fr]).[2][3] In simple memory subsystems, the word is transferred over the memory data bus, which typically has a width of a word or half-word. In memory subsystems that use caches, the word-sized transfer is the one between the processor and the first level of cache; at lower levels of the memory hierarchy larger transfers (which are a multiple of the word size) are normally used.

Unit of address resolution

In a given architecture, successive address values designate successive units of memory; this unit is the unit of address resolution. In most computers, the unit is either a character (e.g. a byte) or a word. (A few computers have used bit resolution.) If the unit is a word, then a larger amount of memory can be accessed using an address of a given size at the cost of added complexity to access individual characters. On the other hand, if the unit is a byte, then individual characters can be addressed (i.e. selected during the memory operation).

Instructions


Machine instructions are normally the size of the architecture's word, such as in RISC architectures, or a multiple of the "char" size that is a fraction of it. This is a natural choice since instructions and data usually share the same memory subsystem. In Harvard architectures the word sizes of instructions and data need not be related, as instructions and data are stored in different memories; for example, the processor in the 1ESS electronic telephone switch had 37-bit instructions and 23-bit data words.


Word size choice


When a computer architecture is designed, the choice of a word size is of substantial importance. There are design considerations which encourage particular bit-group sizes for particular uses (e.g. for addresses), and these considerations point to different sizes for different uses. However, considerations of economy in design strongly push for one size, or a very few sizes related by multiples or fractions (submultiples) to a primary size. That preferred size becomes the word size of the architecture.


Character size was in the past (pre-variable-sized character encoding) one of the influences on unit of address resolution and the choice of word size. Before the mid-1960s, characters were most often stored in six bits; this allowed no more than 64 characters, so the alphabet was limited to upper case. Since it is efficient in time and space to have the word size be a multiple of the character size, word sizes in this period were usually multiples of 6 bits (in binary machines). A common choice then was the 36-bit word, which is also a good size for the numeric properties of a floating point format.


After the introduction of the IBM System/360 design, which used eight-bit characters and supported lower-case letters, the standard size of a character (or more accurately, a byte) became eight bits. Word sizes thereafter were naturally multiples of eight bits, with 16, 32, and 64 bits being commonly used.



Variable word architectures


Early machine designs included some that used what is often termed a variable word length. In this type of organization, a numeric operand had no fixed length but rather its end was detected when a character with a special marking, often called word mark, was encountered. Such machines often used binary-coded decimal for numbers. This class of machines included the IBM 702, IBM 705, IBM 7080, IBM 7010, UNIVAC 1050, IBM 1401, and IBM 1620.


Most of these machines work on one unit of memory at a time and since each instruction or datum is several units long, each instruction takes several cycles just to access memory. These machines are often quite slow because of this. For example, instruction fetches on an IBM 1620 Model I take 8 cycles just to read the 12 digits of the instruction (the Model II reduced this to 6 cycles, or 4 cycles if the instruction did not need both address fields). Instruction execution took a completely variable number of cycles, depending on the size of the operands.



Word and byte addressing


The memory model of an architecture is strongly influenced by the word size. In particular, the resolution of a memory address, that is, the smallest unit that can be designated by an address, has often been chosen to be the word. In this approach, address values which differ by one designate adjacent memory words. This is natural in machines which deal almost always in word (or multiple-word) units, and has the advantage of allowing instructions to use minimally sized fields to contain addresses, which can permit a smaller instruction size or a larger variety of instructions.


When byte processing is to be a significant part of the workload, it is usually more advantageous to use the byte, rather than the word, as the unit of address resolution. This allows an arbitrary character within a character string to be addressed straightforwardly. A word can still be addressed, but the address to be used requires a few more bits than the word-resolution alternative. The word size needs to be an integer multiple of the character size in this organization. This addressing approach was used in the IBM 360, and has been the most common approach in machines designed since then.


Individual bytes can be accessed on a word-oriented machine in one of two ways. Bytes can be manipulated by a combination of shift and mask operations in registers. Moving a single byte from one arbitrary location to another may require the equivalent of the following:


  1. LOAD the word containing the source byte


  2. SHIFT the source word to align the desired byte to the correct position in the target word


  3. AND the source word with a mask to zero out all but the desired bits

  4. LOAD the word containing the target byte

  5. AND the target word with a mask to zero out the target byte


  6. OR the registers containing the source and target words to insert the source byte

  7. STORE the result back in the target location

Alternatively many word-oriented machines implement byte operations with instructions using special byte pointers in registers or memory. For an example the PDP-10 byte pointer contained the size of the byte in bits (allowing different-sized bytes to be accessed), the bit position of the byte within the word, and the word address of the data. Instructions could automatically adjust the pointer to the next byte on, for example, load and deposit (store) operations.



Powers of two


Different amounts of memory are used to store data values with different degrees of precision. The commonly used sizes are usually a power of two multiple of the unit of address resolution (byte or word). Converting the index of an item in an array into the address of the item then requires only a shift operation rather than a multiplication. In some cases this relationship can also avoid the use of division operations. As a result, most modern computer designs have word sizes (and other operand sizes) that are a power of two times the size of a byte.



Size families


As computer designs have grown more complex, the central importance of a single word size to an architecture has decreased. Although more capable hardware can use a wider variety of sizes of data, market forces exert pressure to maintain backward compatibility while extending processor capability. As a result, what might have been the central word size in a fresh design has to coexist as an alternative size to the original word size in a backward compatible design. The original word size remains available in future designs, forming the basis of a size family.


In the mid-1970s, DEC designed the VAX to be a 32-bit successor of the 16-bit PDP-11. They used word for a 16-bit quantity, while longword referred to a 32-bit quantity. This was in contrast to earlier machines, where the natural unit of addressing memory would be called a word, while a quantity that is one half a word would be called a halfword. In fitting with this scheme, a VAX quadword is 64 bits. They continued this word/longword/quadword terminology with the 64-bit Alpha.


Another example is the x86 family, of which processors of three different word lengths (16-bit, later 32- and 64-bit) have been released, while word continues to designate a 16-bit quantity. As software is routinely ported from one word-length to the next, some APIs and documentation define or refer to an older (and thus shorter) word-length than the full word length on the CPU that software may be compiled for. Also, similar to how bytes are used for small numbers in many programs, a shorter word (16 or 32 bits) may be used in contexts where the range of a wider word is not needed (especially where this can save considerable stack space or cache memory space). For example, Microsoft's Windows API maintains the programming language definition of WORD as 16 bits, despite the fact that the API may be used on a 32- or 64-bit x86 processor, where the standard word size would be 32 or 64 bits, respectively. Data structures containing such different sized words refer to them as WORD (16 bits/2 bytes), DWORD (32 bits/4 bytes) and QWORD (64 bits/8 bytes) respectively. A similar phenomenon has developed in Intel's x86 assembly language – because of the support for various sizes (and backward compatibility) in the instruction set, some instruction mnemonics carry "d" or "q" identifiers denoting "double-", "quad-" or "double-quad-", which are in terms of the architecture's original 16-bit word size.


In general, new processors must use the same data word lengths and virtual address widths as an older processor to have binary compatibility with that older processor.


Often carefully written source code – written with source code compatibility and software portability in mind – can be recompiled to run on a variety of processors, even ones with different data word lengths or different address widths or both.



Table of word sizes











































































































































































































































































































































































































































































































































































































































































































key: bit: bits, d: decimal digits, w: word size of architecture, n: variable size
Year
Computer
architecture
Word size w
Integer
sizes
Floating­point
sizes
Instruction
sizes
Unit of address
resolution
Char size
1837

Babbage
Analytical engine
50 d

w

Five different cards were used for different functions, exact size of cards not known.

w

1941

Zuse Z3
22 bit


w
8 bit

w

1942

ABC
50 bit

w




1944

Harvard Mark I
23 d

w

24 bit


1946
(1948)
1953

ENIAC
(w/Panel #16[4])
w/Panel #26[5]
10 d

w, 2w
(w)
w


(2 d, 4 d, 6 d, 8 d)
2 d, 4 d, 6 d, 8 d


w

1951

UNIVAC I
12 d

w

½w

w
1 d
1952

IAS machine
40 bit

w

½w

w
5 bit
1952

Fast Universal Digital Computer M-2
34 bit

w?

w
34 bit = 4 bit opcode plus 3×10 bit address
10 bit

1952

IBM 701
36 bit
½w, w

½w
½w, w
6 bit
1952

UNIVAC 60

n d
1 d, ... 10 d



2 d, 3 d
1952

ARRA I
30 bit

w


w

w
5 bit
1953

IBM 702

n d
0 d, ... 511 d

5 d
d
1 d
1953

UNIVAC 120

n d
1 d, ... 10 d



2 d, 3 d
1953

ARRA II
30 bit

w
2w
½w

w
5 bit
1954
(1955)

IBM 650
(w/IBM 653)
10 d

w

(w)

w

w
2 d
1954

IBM 704
36 bit

w

w

w

w
6 bit
1954

IBM 705

n d
0 d, ... 255 d

5 d
d
1 d
1954

IBM NORC
16 d

w

w, 2w

w

w

1956

IBM 305

n d
1 d, ... 100 d

10 d
d
1 d
1956

ARMAC
34 bit

w

w
½w

w
5 bit, 6 bit
1957

Autonetics Recomp I
40 bit

w, 79 bit, 8 d, 15 d

½w
½w, w
5 bit
1958

UNIVAC II
12 d

w

½w

w
1 d
1958

SAGE
32 bit
½w


w

w
6 bit
1958

Autonetics Recomp II
40 bit

w, 79 bit, 8 d, 15 d
2w
½w
½w, w
5 bit
1958

Setun
6 trit (~9.5 bit)[clarification needed]up to 6 tryte

up to 3 trytes

4 trit?
1958

Electrologica X1
27 bit

w
2w

w

w
5 bit, 6 bit
1959

IBM 1401

n d
1 d, ...

1 d, 2 d, 4 d, 5 d, 7 d, 8 d
d
1 d
1959
(TBD)

IBM 1620

n d
2 d, ...

(4 d, ... 102 d)
12 d
d
2 d
1960

LARC
12 d

w, 2w

w, 2w

w

w
2 d
1960

CDC 1604
48 bit

w

w
½w

w
6 bit
1960

IBM 1410

n d
1 d, ...

1 d, 2 d, 6 d, 7 d, 11 d, 12 d
d
1 d
1960

IBM 7070
10 d

w

w

w

w, d
2 d
1960

PDP-1
18 bit

w


w

w
6 bit
1960

Elliott 803
39 bit + 1 parity





1961

IBM 7030
(Stretch)
64 bit
1 bit, ... 64 bit,
1 d, ... 16 d

w
½w, w
b, ½w, w
1 bit, ... 8 bit
1961

IBM 7080

n d
0 d, ... 255 d

5 d
d
1 d
1962

GE-6xx
36 bit

w, 2 w

w, 2 w, 80 bit

w

w
6 bit, 9 bit
1962

UNIVAC III
25 bit

w, 2w, 3w, 4w, 6 d, 12 d


w

w
6 bit
1962
Autonetics D-17B
Minuteman I Guidance Computer
27 bit
11 bit, 24 bit

24 bit

w

1962

UNIVAC 1107
36 bit
w, ⅓w, ½w, w

w

w

w
6 bit
1962

IBM 7010

n d
1 d, ...

1 d, 2 d, 6 d, 7 d, 11 d, 12 d
d
1 d
1962

IBM 7094
36 bit

w

w, 2w

w

w
6 bit
1962

SDS 9 Series
24 bit

w
2w

w

w

1963
(1966)

Apollo Guidance Computer
15 bit

w


w, 2w

w

1963

Saturn Launch Vehicle Digital Computer
26 bit

w

13 bit

w

1964/1966

PDP-6/PDP-10
36 bit

w

w, 2 w

w

w
6 bit, 9 bit (typical)
1964

Titan
48 bit

w

w

w

w

w
1964

CDC 6600
60 bit

w

w
¼w, ½w

w
6 bit
1964
Autonetics D-37C
Minuteman II Guidance Computer
27 bit
11 bit, 24 bit

24 bit

w
4 bit, 5 bit
1965

Gemini Guidance Computer
39 bit
26 bit

13 bit
13 bit, 26
—bit
1965

IBM 360
32 bit
½w, w,
1 d, ... 16 d

w, 2w
½w, w, 1½w
8 bit
8 bit
1965

UNIVAC 1108
36 bit
w, ¼w, ⅓w, ½w, w, 2w

w, 2w

w

w
6 bit, 9 bit
1965

PDP-8
12 bit

w


w

w
8 bit
1965

Electrologica X8
27 bit

w
2w

w

w
6 bit, 7 bit
1966

SDS Sigma 7
32 bit
½w, w

w, 2w

w
8 bit
8 bit
1969

Four Phase Systems AL1
8 bit

w

?
?
?
1970

MP944
20 bit

w

?
?
?
1970

PDP-11
16 bit

w
2w, 4w

w, 2w, 3w
8 bit
8 bit
1971

TMS-1000
4 bit

w

?
?

1971

Intel 4004
4 bit

w, d

2w, 4w

w

1972

Intel 8008
8 bit

w, 2 d


w, 2w, 3w

w
8 bit
1972

Calcomp 900
9 bit

w


w, 2w

w
8 bit
1974

Intel 8080
8 bit

w, 2w, 2 d


w, 2w, 3w

w
8 bit
1975

ILLIAC IV
64 bit

w

w, ½w

w

w

1975

Motorola 6800
8 bit

w, 2 d


w, 2w, 3w

w
8 bit
1975

MOS Tech. 6501
MOS Tech. 6502
8 bit

w, 2 d


w, 2w, 3w

w
8 bit
1976

Cray-1
64 bit
24 bit, w

w
¼w, ½w

w
8 bit
1976

Zilog Z80
8 bit

w, 2w, 2 d


w, 2w, 3w, 4w, 5w

w
8 bit
1978
(1980)
16-bit x86 (Intel 8086)
(w/floating point: Intel 8087)
16 bit
½w, w, 2 d

(2w, 4w, 5w, 17 d)
½w, w, ... 7w
8 bit
8 bit
1978

VAX
32 bit
¼w, ½w, w, 1 d, ... 31 d, 1 bit, ... 32 bit

w, 2w
¼w, ... 14¼w
8 bit
8 bit
1979
(1984)

Motorola 68000 series
(w/floating point)
32 bit
¼w, ½w, w, 2 d

(w, 2w, 2½w)
½w, w, ... 7½w
8 bit
8 bit
1985

IA-32 (Intel 80386) (w/floating point)
32 bit
8 bit, ½w, w

w, w, 80 bit)
8 bit, ... 15 bit
8 bit
8 bit
1985

ARMv1
32 bit
¼w, w


w
8 bit
8 bit
1985

MIPS
32 bit
¼w, ½w, w

w, 2w

w
8 bit
8 bit
1991

Cray C90
64 bit
32 bit, w

w
¼w, ½w, 48 bit

w
8 bit
1992

Alpha
64 bit
8 bit, ¼w, ½w, w

w, 2w

½w
8 bit
8 bit
1992

PowerPC
32 bit
¼w, ½w, w

w, 2w

w
8 bit
8 bit
1996

ARMv4
(w/Thumb)
32 bit
¼w, ½w, w


w
w, w)
8 bit
8 bit
2000

IBM z/Architecture
(w/vector facility)
64 bit
¼w, ½w, w
1 d, ... 31 d
½w, w, 2w
¼w, ½w, ¾w
8 bit
8 bit, UTF-16, UTF-32
2001

IA-64
64 bit
8 bit, ¼w, ½w, w
½w, w
41 bit
8 bit
8 bit
2001

ARMv6
(w/VFP)
32 bit
8 bit, ½w, w

(w, 2w)
½w, w
8 bit
8 bit
2003

x86-64
64 bit
8 bit, ¼w, ½w, w
½w, w, 80 bit
8 bit, ... 15 bit
8 bit
8 bit
2013

ARMv8-A
64 bit
8 bit, ¼w, ½w, w
½w, w
½w
8 bit
8 bit
Year
Computer
architecture
Word size w
Integer
sizes
Floating­point
sizes
Instruction
sizes
Unit of address
resolution
Char size

key: bit: bits, d: decimal digits, w: word size of architecture, n: variable size

[6][7]



See also


  • Integer (computer science)


References




  1. ^ Schneider, Carl (2013) [1970]. Datenverarbeitungs-Lexikon [Lexicon of information technology] (in German) (softcover reprint of hardcover 1st ed.). Wiesbaden, Germany: Springer Fachmedien Wiesbaden GmbH / Betriebswirtschaftlicher Verlag Dr. Th. Gabler GmbH. pp. 201, 308. doi:10.1007/978-3-663-13618-7. ISBN 978-3-409-31831-0. Retrieved 2016-05-24. slab, Abk. aus syllable = Silbe, die kleinste adressierbare Informationseinheit für 12 bit zur Übertragung von zwei Alphazeichen oder drei numerischen Zeichen. (NCR) […] Hardware: Datenstruktur: NCR 315-100 / NCR 315-RMC; Wortlänge: Silbe; Bits: 12; Bytes: –; Dezimalziffern: 3; Zeichen: 2; Gleitkommadarstellung: fest verdrahtet; Mantisse: 4 Silben; Exponent: 1 Silbe (11 Stellen + 1 Vorzeichen) [slab, abbr. for syllable = syllable, smallest addressable information unit for 12 bits for the transfer of two alphabetical characters or three numerical characters. (NCR) […] Hardware: Data structure: NCR 315-100 / NCR 315-RMC; Word length: Syllable; Bits: 12; Bytes: –; Decimal digits: 3; Characters: 2; Floating point format: hard-wired; Significand: 4 syllables; Exponent: 1 syllable (11 digits + 1 prefix)].mw-parser-output cite.citationfont-style:inherit.mw-parser-output .citation qquotes:"""""""'""'".mw-parser-output .citation .cs1-lock-free abackground:url("//upload.wikimedia.org/wikipedia/commons/thumb/6/65/Lock-green.svg/9px-Lock-green.svg.png")no-repeat;background-position:right .1em center.mw-parser-output .citation .cs1-lock-limited a,.mw-parser-output .citation .cs1-lock-registration abackground:url("//upload.wikimedia.org/wikipedia/commons/thumb/d/d6/Lock-gray-alt-2.svg/9px-Lock-gray-alt-2.svg.png")no-repeat;background-position:right .1em center.mw-parser-output .citation .cs1-lock-subscription abackground:url("//upload.wikimedia.org/wikipedia/commons/thumb/a/aa/Lock-red-alt-2.svg/9px-Lock-red-alt-2.svg.png")no-repeat;background-position:right .1em center.mw-parser-output .cs1-subscription,.mw-parser-output .cs1-registrationcolor:#555.mw-parser-output .cs1-subscription span,.mw-parser-output .cs1-registration spanborder-bottom:1px dotted;cursor:help.mw-parser-output .cs1-ws-icon abackground:url("//upload.wikimedia.org/wikipedia/commons/thumb/4/4c/Wikisource-logo.svg/12px-Wikisource-logo.svg.png")no-repeat;background-position:right .1em center.mw-parser-output code.cs1-codecolor:inherit;background:inherit;border:inherit;padding:inherit.mw-parser-output .cs1-hidden-errordisplay:none;font-size:100%.mw-parser-output .cs1-visible-errorfont-size:100%.mw-parser-output .cs1-maintdisplay:none;color:#33aa33;margin-left:0.3em.mw-parser-output .cs1-subscription,.mw-parser-output .cs1-registration,.mw-parser-output .cs1-formatfont-size:95%.mw-parser-output .cs1-kern-left,.mw-parser-output .cs1-kern-wl-leftpadding-left:0.2em.mw-parser-output .cs1-kern-right,.mw-parser-output .cs1-kern-wl-rightpadding-right:0.2em


  2. ^ Dreyfus, Phillippe (1958-05-08) [1958-05-06], written at Los Angeles, California, USA, "System design of the Gamma 60" (PDF), Proceedings of the May 6–8, 1958, Western Joint Computer Conference: Contrasts in Computers, ACM, New York, NY, USA, pp. 130–133, IRE-ACM-AIEE '58 (Western), archived (PDF) from the original on 2017-04-03, retrieved 2017-04-03, […] Internal data code is used: Quantitative (numerical) data are coded in a 4-bit decimal code; qualitative (alpha-numerical) data are coded in a 6-bit alphanumerical code. The internal instruction code means that the instructions are coded in straight binary code.
    As to the internal information length, the information quantum is called a "catena," and it is composed of 24 bits representing either 6 decimal digits, or 4 alphanumerical characters. This quantum must contain a multiple of 4 and 6 bits to represent a whole number of decimal or alphanumeric characters. Twenty-four bits was found to be a good compromise between the minimum 12 bits, which would lead to a too-low transfer flow from a parallel readout core memory, and 36 bits or more, which was judged as too large an information quantum. The catena is to be considered as the equivalent of a character in variable word length machines, but it cannot be called so, as it may contain several characters. It is transferred in series to and from the main memory.
    Not wanting to call a "quantum" a word, or a set of characters a letter, (a word is a word, and a quantum is something else), a new word was made, and it was called a "catena." It is an English word and exists in Webster's although it does not in French. Webster's definition of the word catena is, "a connected series;" therefore, a 24-bit information item. The word catena will be used hereafter.
    The internal code, therefore, has been defined. Now what are the external data codes? These depend primarily upon the information handling device involved. The Gamma 60 is designed to handle information relevant to any binary coded structure. Thus an 80-column punched card is considered as a 960-bit information item; 12 rows multiplied by 80 columns equals 960 possible punches; is stored as an exact image in 960 magnetic cores of the main memory with 2 card columns occupying one catena. […]



  3. ^ Blaauw, Gerrit Anne; Brooks, Jr., Frederick Phillips; Buchholz, Werner (1962), "4: Natural Data Units", in Buchholz, Werner, Planning a Computer System – Project Stretch (PDF), McGraw-Hill Book Company, Inc. / The Maple Press Company, York, PA., pp. 39–40, LCCN 61-10466, archived (PDF) from the original on 2017-04-03, retrieved 2017-04-03, […] Terms used here to describe the structure imposed by the machine design, in addition to bit, are listed below.
    Byte denotes a group of bits used to encode a character, or the number of bits transmitted in parallel to and from input-output units. A term other than character is used here because a given character may be represented in different applications by more than one code, and different codes may use different numbers of bits (i.e., different byte sizes). In input-output transmission the grouping of bits may be completely arbitrary and have no relation to actual characters. (The term is coined from bite, but respelled to avoid accidental mutation to bit.)
    A word consists of the number of data bits transmitted in parallel from or to memory in one memory cycle. Word size is thus defined as a structural property of the memory. (The term catena was coined for this purpose by the designers of the Bull GAMMA 60 [fr] computer.)
    Block refers to the number of words transmitted to or from an input-output unit in response to a single input-output instruction. Block size is a structural property of an input-output unit; it may have been fixed by the design or left to be varied by the program. […]



  4. ^ Clippinger, Richard F. (1948-09-29). "A Logical Coding System Applied to the ENIAC (Electronic Numerical Integrator and Computer)". Aberdeen Proving Ground, Maryland, US: Ballistic Research Laboratories. Report No. 673; Project No. TB3-0007 of the Research and Development Division, Ordnance Department. Retrieved 2017-04-05.


  5. ^ Clippinger, Richard F. (1948-09-29). "A Logical Coding System Applied to the ENIAC". Aberdeen Proving Ground, Maryland, US: Ballistic Research Laboratories. Section VIII: Modified ENIAC. Retrieved 2017-04-05.


  6. ^ Blaauw, Gerrit Anne; Brooks, Jr., Frederick Phillips (1997). Computer Architecture: Concepts and Evolution. Addison-Wesley. ISBN 0-201-10557-8.


  7. ^ Ralston, Anthony; Reilly, Edwin D. (1993). Encyclopedia of Computer Science (3rd ed.). Van Nostrand Reinhold. ISBN 0-442-27679-6.











Popular posts from this blog

倭马亚王朝

Gabbro

托萊多 (西班牙)